## King Fahd University of Petroleum & Minerals Electrical Engineering Department EE203: Electronics I (091)

| Instructor<br>Information | Dr. Badr M. Abdullah            | Office     | 59-0054 | Phone 7785 | Email: drbadr@kfupm.edu.sa |            | Office Hours<br>Saturdays & Wednesdays 1:30-3:00 pm |  |  |
|---------------------------|---------------------------------|------------|---------|------------|----------------------------|------------|-----------------------------------------------------|--|--|
| Course<br>Information     | Text                            |            |         | Grading    |                            |            | Attendance                                          |  |  |
|                           | Microelectronic Circuits 5th ed | HW+Quizzes | Project | Two Exams  | Lab                        | Final Exam | 6 unexcused absences → Warning                      |  |  |
|                           | Sedra & Smith                   | 15%        | 5%      | 30%        | 20%                        | 30%        | 10 unexcused absences → DN                          |  |  |

| Week                                   | Topics to cover                                                                                                                                                          | Ch  | Sec                        | Lab Activity                  |  |  |  |  |  |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------|-------------------------------|--|--|--|--|--|
| 1<br>Oct 3 – 7                         | Diodes: Introduction, Ideal diode, PN junction, Terminal characteristics of the diode, Physical operation of the diode.                                                  |     | 1, 2, 7                    | No Lab                        |  |  |  |  |  |
| 2<br>Oct 10 – 14                       | Graphical and analytical diode circuits analysis, Diode Models, the Zener diode.                                                                                         | 3   | 3,4                        | Exp 1: Lab<br>Equipment       |  |  |  |  |  |
| 3<br>Oct 17 – 21                       | Diode applications: half and Full-wave rectifiers, Limiting and Clamping circuits and voltage doublers. Field-Effect Transistors (FETs): Device structure and operation. | 3 4 | 5.1-5.4, 6<br>1.1-1.5      | Exp 2: Pspice<br>Introduction |  |  |  |  |  |
| 4<br>Oct 24 – 28                       | NMOS/PMOS structure and operation, CMOS structure, Current–Voltage Characteristics, MOSFET Circuits at DC.                                                               | 4   | 1.6,1.8,2.1-<br>2.4,3,11   | Exp 3: Diode<br>Applications  |  |  |  |  |  |
| 5<br>Oct 31 – Nov 4                    | The MOSFET as amplifier, Biasing, small signal operation and models, Single stage amplifier (CS, CG and CD).                                                             |     | 4-7                        | Exp 4: DC Power<br>Supply     |  |  |  |  |  |
| Major Exam I – Nov 7 7:00 – 09:00 PM   |                                                                                                                                                                          |     |                            |                               |  |  |  |  |  |
| 6<br>Nov 7 – 11*                       | Single stage amplifier (Continued) (CS, CG & CD).                                                                                                                        |     | 7                          | No Lab                        |  |  |  |  |  |
| 7<br>Nov 14 – 18                       | Bipolar Junction Transistors (BJTs): structure and operation, types, symbols and conventions, transistors current-voltage characteristics.                               | 5   | 1.1-1.3, 1.5,<br>1.6, 2, 3 | Exp 5: MOSFET Amplifiers      |  |  |  |  |  |
| Eid Al-Adha Vacation - 19 Nov – 4 Dec  |                                                                                                                                                                          |     |                            |                               |  |  |  |  |  |
| 8<br>Dec 5 - 9                         | BJT circuits at DC, Biasing, Small signal models and analysis.                                                                                                           |     | 4,6                        | Exp 6: BJT<br>Characteristics |  |  |  |  |  |
| 9<br>Dec 12 - 16                       | Single stage amplifier (CE, CB and CC).                                                                                                                                  |     | 7                          | No Lab                        |  |  |  |  |  |
| Major Exam II – Dec 15 7:30 – 09:00 PM |                                                                                                                                                                          |     |                            |                               |  |  |  |  |  |
| 10<br>Dec 19-23*                       | Differential Amplifiers: MOS and BJT Differential amplifiers.                                                                                                            |     | 1-3                        | Exp 7: BJT CE<br>Amplifiers   |  |  |  |  |  |
| 11<br>Dec 26 - 30                      | Digital Circuit design overview, the CMOS inverter                                                                                                                       |     | 1.1, 1.2, 2.1,<br>2.2      | No Lab                        |  |  |  |  |  |
| 12<br>Jan 2 - 6                        | CMOS Logic circuits, CMOS transistor sizing.                                                                                                                             |     | 3.1-3.8                    | Exp 8: Differential<br>Amp.   |  |  |  |  |  |
| 13                                     | Pass transistor logic circuits (PTL), Basic concept of dynamic logic circuits. BJT as a                                                                                  |     | 4.1, 4.2, 5,6.1            | Exp 9: CMOS                   |  |  |  |  |  |
| Jan 9 - 13                             | switch, The basic BJT inverter.                                                                                                                                          |     | 3.4, 10                    | Inverter                      |  |  |  |  |  |
| 14<br>Jan 16 - 20                      | RTL circuits, maximum fan-out calculation, ECL logic circuits.                                                                                                           |     | 7.1, 7.3<br>Handout        | Exp 10: ECL Logic<br>Gates    |  |  |  |  |  |
| 15<br>Jan 23 - 27                      | TTL Basic Inverters and NAND gate, BJT vs. MOS Logic: advantages/disadvantages.                                                                                          | 11  | 7.4, 7.7<br>Handout        | Lab Final                     |  |  |  |  |  |

- 11 Novmber is last day for dropping course(s) with "W".
  23 December is last day for withdrawal from all courses with grade of "W"